October 2014



**BSS123L** 

# Logic Lovel Enhancement Mode Field Effect

## N-Channel Logic Level Enhancement Mode Field Effect Transistor

## Features

- 0.17 A, 100 V,  ${\sf R}_{\sf DS(ON)}$  = 6  $\Omega$  at  ${\sf V}_{\sf GS}$  = 10 V  ${\sf R}_{\sf DS(ON)}$  = 10  $\Omega$  at  ${\sf V}_{\sf GS}$  = 4.5 V
- High Density Cell Design for Low R<sub>DS(ON)</sub>
- Rugged and Reliable
- Compact Industry Standard SOT-23 Surface Mount Package
- Very Low Capacitance
- Fast Switching Speed

## Description

This N-channel enhancement mode field effect transistor is produced using high cell density, trench MOSFET technology. This product minimizes on-state resistance while providing rugged, reliable and fast switching performance. This product is particularly suited for low-voltage, low-current applications such as small servo motor control, power MOSFET gate drivers, logic level transistor, high speed line drivers, power management/power supply and switching applications.





## **Ordering Information**

| [ | Part Number | Marking | Package   | Packing Method |
|---|-------------|---------|-----------|----------------|
|   | BSS123L     | SB      | SOT-23 3L | Tape and Reel  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Values are at  $T_A = 25^{\circ}$ C unless otherwise noted.

| Symbol                            | Parameter                                               | Value      | Unit        |    |  |
|-----------------------------------|---------------------------------------------------------|------------|-------------|----|--|
| V <sub>DSS</sub>                  | Drain-Source Voltage                                    |            | 100         | V  |  |
| V <sub>GSS</sub>                  | Gate-Source Voltage                                     |            | ±20         | V  |  |
|                                   | Maximum Drain Current                                   | Continuous | 0.17        | A  |  |
| I <sub>D</sub>                    |                                                         | Pulsed     | 0.68        | A  |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                 |            | -55 to +150 | °C |  |
| TL                                | Maximum Lead Temperature for Soldering P for 10 Seconds | 300        | °C          |    |  |

## **Thermal Characteristics**

Values are at  $T_A = 25^{\circ}C$  unless otherwise noted.

| Symbol                | mbol Parameter                                         |      | Unit  |
|-----------------------|--------------------------------------------------------|------|-------|
| D                     | Maximum Power Dissipation <sup>(1)</sup>               | 0.36 | W     |
| PD                    | Derate Above 25°C                                      | 2.8  | mW/°C |
| $R_{	extsf{	heta}JA}$ | Thermal Resistance, Junction-to-Ambient <sup>(1)</sup> | 380  | °C/W  |

Note:

1.  $R_{\theta JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.

a) 380°C/W when mounted on a minimum pad.

Scale 1: 1 on letter size paper

## ESD Rating<sup>(2)</sup>

| Symbol | Parameter                                            | Value | Unit |
|--------|------------------------------------------------------|-------|------|
| HBM    | HBM Human Body Model per ANSI/ESDA/JEDEC JS-001-2012 |       | V    |
| CDM    | CDM Charged Device Model per JEDEC C101C >2000       |       | V    |

#### Note:

2. ESD values are in typical, no over-voltage rating is implied, ESD CDM zap voltage is 2000 V maximum.

## **Electrical Characteristics**

Values are at  $T_A = 25^{\circ}C$  unless otherwise noted.

| Symbol                                 | Parameter                                                          | Conditions                                                                 | Min.  | Тур.   | Max. | Unit  |
|----------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------|-------|--------|------|-------|
| Off Charac                             | teristics                                                          |                                                                            |       | J      |      |       |
| BV <sub>DSS</sub>                      | Drain-Source Breakdown Voltage                                     | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                             | 100   | 103    |      | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage<br>Temperature Coefficient                       | $I_D = 250 \ \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$             |       | 100    |      | mV/°C |
|                                        |                                                                    | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V                             |       | 0.027  | 1    | -     |
| I <sub>DSS</sub>                       |                                                                    | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V,<br>T <sub>J</sub> = 125°C  |       | 0.159  | 60   | μA    |
|                                        |                                                                    | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V                              |       | 0.07   | 10   | nA    |
| I <sub>GSSF</sub>                      | Gate-Body Leakage, Forward                                         | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$                              |       | 0.036  | 50   | -     |
| I <sub>GSSR</sub>                      | Gate-Body Leakage, Reverse                                         | $V_{GS}$ = -20 V, $V_{DS}$ = 0 V                                           |       | -0.019 | -50  | nA    |
| On Charac                              | teristics <sup>(3)</sup>                                           |                                                                            |       | •      |      |       |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                                             | $V_{DS} = V_{GS}, I_D = 1 \text{ mA}$                                      | 0.8   | 1.405  | 2    | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient                  | $I_D = 1 \text{ mA}$ , Referenced to 25°C                                  |       | -2.82  |      | mV/°C |
|                                        |                                                                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.17 A                            |       | 2.98   | 6    | ;     |
| Reason                                 | Static Drain-Source                                                | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 0.17 A                           |       | 3.17   | 10   | Ω     |
| R <sub>DS(ON)</sub>                    | <sup>NN)</sup> On-Resistance                                       | $V_{GS}$ = 10 V, I <sub>D</sub> = 0.17 A,<br>T <sub>J</sub> = 125°C        |       | 5.63   | 12   | 22    |
| I <sub>D(ON)</sub>                     | On-State Drain Current                                             | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 5 V                              | 0.680 | 0.735  |      | Α     |
| 9 <sub>FS</sub>                        | Forward Transconductance                                           | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 0.17 A                            | 0.08  | 2.13   |      | S     |
| Dynamic C                              | haracteristics                                                     | ·                                                                          |       |        |      |       |
| C <sub>iss</sub>                       | Input Capacitance                                                  |                                                                            |       | 21.5   |      | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                                 | V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0 V,<br>f = 1.0 MHz              |       | 3.52   |      | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                       |                                                                            |       | 1.67   |      | pF    |
| R <sub>G</sub>                         | Gate Resistance                                                    | V <sub>GS</sub> = 15 V, V <sub>GS</sub> = 1.0 MHz                          |       | 7.18   |      | Ω     |
| Switching                              | Characteristics <sup>(3)</sup>                                     |                                                                            | _     |        |      |       |
| t <sub>d(on)</sub>                     | Turn-On Delay                                                      |                                                                            |       | 2.2    | 3.4  | ns    |
| t <sub>r</sub>                         | Turn-On Rise Time                                                  | V <sub>DD</sub> = 30 V, I <sub>D</sub> = 0.28 A,                           |       | 1.7    | 18   | ns    |
| t <sub>d(off)</sub>                    | Turn-Off Delay $V_{GS} = 10 \text{ V}, \text{ R}_{GEN} = 6 \Omega$ |                                                                            |       | 5.9    | 31   | ns    |
| t <sub>f</sub>                         | Turn-Off Fall Time                                                 |                                                                            |       | 5.6    | 5    | ns    |
| Qg                                     | Total Gate Charge                                                  |                                                                            |       | 0.793  | 2.5  | nC    |
| Q <sub>gs</sub>                        | Gate-Source Charge                                                 | V <sub>DS</sub> = 25 V, I <sub>D</sub> = 0.22 A,<br>V <sub>GS</sub> = 10 V |       | 0.092  |      | nC    |
| Q <sub>gd</sub>                        | Gate-Drain Charge                                                  |                                                                            |       | 0.171  |      | nC    |
| Drain-Sour                             | rce Diode Characteristics and Ma                                   | ximum Ratings                                                              |       |        |      |       |
| $V_{SD}$                               | Drain-Source Diode Forward<br>Voltage                              | $V_{GS}$ = 0 V, I <sub>S</sub> = 440 mA <sup>(1)</sup>                     |       | 0.867  | 1.3  | V     |
| T <sub>rr</sub>                        | Diode Reverse Recovery Time                                        |                                                                            |       | 11.9   |      | ns    |
| Qrr                                    | Diode Reverse Recovery Charge                                      | I <sub>F</sub> = 0.2 A, diF/dt = 100 A/μS                                  |       | 1.3    |      | nC    |

### Note:

3. Pulse test: pulse width  $\leq$  300 µs, duty cycle  $\leq$  2.0%.

**BSS123L** — N-Channel Logic Level Enhancement Mode Field Effect Transistor





© 2014 Fairchild Semiconductor Corporation BSS123L Rev. 1.0.1

**BSS123L** — N-Channel Logic Level Enhancement Mode Field Effect Transistor





\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Definition of Terms      |                       |                                                                                                                                                                                                     |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |  |  |

Rev. 177