

### 2.0A Dual High-Speed Power MOSFET Driver With Enable

#### Features

- High Peak Output Current: 2.0A (typical)
- Independent Enable Function for Each Driver
   Output
- Wide Input Supply Voltage Operating Range:
   4.5V to 18V
- Low Shoot-Through/Cross-Conduction Current in Output Stage
- High Capacitive Load Drive Capability:
  - t<sub>R</sub>: 12 ns with 1000 pF load (typical)
  - t<sub>F</sub>: 15 ns with 1000 pF load (typical)
- Short Delay Times: 45 ns (typical)
- Low Supply Current:
  - With Logic '1' Input/Enable 1 mA (typical)
  - With Logic '0' Input/Enable 300 µA (typical)
- Latch-up Protected: Passed JEDEC JESD78A
- Logic Input will Withstand Negative Swing, up to 5V
- Space-Saving Packages:
  - 8-Lead SOIC, PDIP, 6x5 DFN

#### Applications

- Switch Mode Power Supplies
- Pulse Transformer Drive
- · Line Drivers
- Motor and Solenoid Drive

#### **General Description**

The MCP14E6/7/8 devices are high-speed MOSFET drivers, capable of providing 2.0A of peak current. The dual inverting, dual non-inverting and complementary outputs are directly controlled from either TTL or CMOS (3V to 18V). These devices also feature low shoot-through current, fast rise/fall times and propagation delays, which make them ideal for high switching frequency applications.

The MCP14E6/7/8 devices operate from a 4.5V to 18V single power supply and can easily charge and discharge 1000 pF of MOSFET gate capacitance. They provide low enough impedances, in both the ON and OFF states, to ensure the MOSFETs' intended state will not be affected, even by large transients.

The additional control of the MCP14E6/7/8 outputs is allowed by the use of separate enable functions. The ENB\_A and ENB\_B pins are active-high and are internally pulled up to  $V_{DD}$ . The pins may be left floating for standard operation.

The MCP14E6/7/8 dual output, 2.0A driver family is offered in both surface-mount and pin-through-hole packages with a -40°C to +125°C temperature rating. The low thermal resistance of the thermally enhanced DFN package allows greater power dissipation capability for driving heavier capacitive or resistive loads.

These devices are highly latch-up resistant under any conditions within their power and voltage ratings. They are not subject to damage when up to 5V of noise spiking (of either polarity) occurs on the ground pin. The devices are fully latch-up protected when tested according to JEDEC JESD78A. All terminals are fully protected against Electrostatic Discharge (ESD), up to 4 kV (HBM) or 400V (MM).

#### Package Types

|              |              | N                 | ICP14E7    |          |         |          | N                 | ICP14E7  |              |
|--------------|--------------|-------------------|------------|----------|---------|----------|-------------------|----------|--------------|
|              | PDIP, SOIC   | MCP14E6           | , i        | MCP14E8  |         | 6x5 DFN* | MCP14E6<br>↓      | •        | MCP14E8<br>↓ |
| ENB_A 1      | $\bigcirc$   | 8 ENB_B           | ENB_B      | ENB_B    | ENB_A 1 | ° ,,     | 8 ENB_B           | ENB_B    | ENB_B        |
| IN A 2       |              | 7 OUT A           | OUT A      | OUT A    | IN A 2  | ,<br>EP  | 7 OUT A           | OUT A    | OUT A        |
| GND 3        |              | 6 V <sub>DD</sub> | $V_{DD}$   | $V_{DD}$ | GND 3   | 9        | 6 V <sub>DD</sub> | $V_{DD}$ | $V_{DD}$     |
| IN B 4       |              | 5 OUT B           | OUT B      | OUT B    | IN B 4  |          | 5 OUT B           | OUT B    | OUT B        |
| * Includes E | xposed Therr | mal Pad (EP)      | ); see Tab | le 3-1.  |         |          |                   |          |              |



### Functional Block Diagram<sup>(1)</sup>

#### 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| Supply Voltage                                    | +20V                                   |
|---------------------------------------------------|----------------------------------------|
| Input Voltage                                     | (V <sub>DD</sub> + 0.3V) to (GND – 5V) |
| Enable Voltage                                    | (V <sub>DD</sub> + 0.3V) to (GND - 5V) |
| Input Current (V <sub>IN</sub> >V <sub>DD</sub> ) |                                        |
| Package Power Dissipation (TA                     | = +50 <sup>o</sup> C)                  |
| 8L-DFN                                            | Note 3                                 |
| 8L-PDIP                                           | 1.12W                                  |
| 8L-SOIC                                           |                                        |

**† Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### DC CHARACTERISTICS<sup>(2)</sup>

| Electrical Specifications: Un | less other        | wise indicated,  | T <sub>A</sub> = +2 | 25°C, with 4          | $.5V \le V_{I}$ | <sub>DD</sub> ≤ 18V.                                       |
|-------------------------------|-------------------|------------------|---------------------|-----------------------|-----------------|------------------------------------------------------------|
| Parameters                    | Sym               | Min              | Тур                 | Max                   | Units           | Conditions                                                 |
| Input                         |                   |                  |                     |                       |                 |                                                            |
| Logic '1', High Input Voltage | V <sub>IH</sub>   | 2.4              | 1.5                 | _                     | V               |                                                            |
| Logic '0', Low Input Voltage  | V <sub>IL</sub>   | —                | 1.3                 | 0.8                   | V               |                                                            |
| Input Current                 | I <sub>IN</sub>   | -1               | _                   | 1                     | μA              | $0V \leq V_{IN} \leq V_{DD}$                               |
| Input Voltage                 | V <sub>IN</sub>   | -5               | _                   | V <sub>DD</sub> + 0.3 | V               |                                                            |
| Output                        |                   |                  |                     |                       |                 |                                                            |
| High Output Voltage           | V <sub>OH</sub>   | $V_{DD} - 0.025$ | _                   | —                     | V               | DC Test                                                    |
| Low Output Voltage            | V <sub>OL</sub>   | —                |                     | 0.025                 | V               | DC Test                                                    |
| Output Resistance, High       | R <sub>OH</sub>   | _                | 5                   | 8                     | Ω               | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V            |
| Output Resistance, Low        | R <sub>OL</sub>   | —                | 5                   | 8                     | Ω               | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V            |
| Peak Output Current           | I <sub>PK</sub>   | —                | 2                   | —                     | А               | V <sub>DD</sub> = 18V <sup>(2)</sup>                       |
| Switching Time <sup>(1)</sup> |                   |                  |                     |                       |                 |                                                            |
| Rise Time                     | t <sub>R</sub>    | _                | 12                  | 30                    | ns              | <b>Figure 4-1, Figure 4-2,</b><br>C <sub>L</sub> = 1000 pF |
| Fall Time                     | t <sub>F</sub>    | —                | 15                  | 35                    | ns              | <b>Figure 4-1, Figure 4-2,</b><br>C <sub>L</sub> = 1000 pF |
| Propagation Delay Time        | t <sub>D1</sub>   | _                | 45                  | 55                    | ns              | Figure 4-1, Figure 4-2                                     |
| Propagation Delay Time        | t <sub>D2</sub>   | —                | 45                  | 55                    | ns              | Figure 4-1, Figure 4-2                                     |
| Enable Function (ENB_A, EN    | IB_B)             |                  |                     |                       |                 |                                                            |
| High-Level Input Voltage      | V <sub>EN_H</sub> | 2.4              | 1.6                 | —                     | V               | $V_{DD}$ = 12V, Low-to-High Transition                     |
| Low-Level Input Voltage       | V <sub>EN_L</sub> | —                | 1.2                 | 0.8                   | V               | V <sub>DD</sub> = 12V, High-to-Low Transition              |
| Hysteresis                    | V <sub>HYST</sub> | —                | 400                 | —                     | mV              |                                                            |
| Enable Pull-up Impedance      | R <sub>ENBL</sub> | 0.7              | 1.6                 | 3.0                   | MΩ              | V <sub>DD</sub> = 14V, ENBL = GND                          |
| Enable Pin Leakage Current    | I <sub>ENBL</sub> | —                | 10                  | _                     | μA              | V <sub>DD</sub> = 12V,<br>ENB_A = ENB_B = GND              |
| Propagation Delay Time        | t <sub>D3</sub>   | _                | 35                  | 65                    | ns              | V <sub>DD</sub> = 12V, Figure 4-3                          |
| Propagation Delay Time        | t <sub>D4</sub>   | —                | 35                  | 65                    | ns              | V <sub>DD</sub> = 12V, Figure 4-3                          |

**Note 1:** Switching times are ensured by design.

**2:** Tested during characterization, not production tested.

3: Package power dissipation is dependent on the copper pad area of the PCB.

### DC CHARACTERISTICS<sup>(2)</sup> (CONTINUED)

| <b>Electrical Specifications:</b> Unless otherwise indicated, $T_A = +25^{\circ}C$ , with $4.5V \le V_{DD} \le 18V$ . |                 |     |      |      |       |                                                                         |  |  |
|-----------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|------|-------|-------------------------------------------------------------------------|--|--|
| Parameters                                                                                                            | Sym             | Min | Тур  | Max  | Units | Conditions                                                              |  |  |
| Power Supply                                                                                                          |                 |     |      |      |       |                                                                         |  |  |
| Supply Voltage                                                                                                        | V <sub>DD</sub> | 4.5 | —    | 18.0 | V     |                                                                         |  |  |
| Supply Current                                                                                                        | I <sub>DD</sub> | —   | 1000 | 1800 | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 3V,<br>ENB_A = ENB_B = High |  |  |
|                                                                                                                       | I <sub>DD</sub> | —   | 600  | 900  | μA    | V <sub>IN_A</sub> = 0V, V <sub>IN_B</sub> = 0V,<br>ENB_A = ENB_B = High |  |  |
|                                                                                                                       | I <sub>DD</sub> | _   | 800  | 1600 | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 0V,<br>ENB_A = ENB_B = High |  |  |
|                                                                                                                       | I <sub>DD</sub> | _   | 800  | 1600 | μA    | V <sub>IN_A</sub> = 0V, V <sub>IN_B</sub> = 3V,<br>ENB_A = ENB_B = High |  |  |
|                                                                                                                       | I <sub>DD</sub> | _   | 600  | 1000 | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 3V,<br>ENB_A = ENB_B = Low  |  |  |
|                                                                                                                       | I <sub>DD</sub> | _   | 300  | 450  | μA    | V <sub>IN_A</sub> = 0V, V <sub>IN_B</sub> = 0V,<br>ENB_A = ENB_B = Low  |  |  |
|                                                                                                                       | I <sub>DD</sub> | _   | 500  | 800  | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 0V,<br>ENB_A = ENB_B = Low  |  |  |
|                                                                                                                       | I <sub>DD</sub> | _   | 500  | 800  | μA    | V <sub>IN_A</sub> = 0V, V <sub>IN_B</sub> = 3V,<br>ENB_A = ENB_B = Low  |  |  |

Note 1: Switching times are ensured by design.

2: Tested during characterization, not production tested.

**3:** Package power dissipation is dependent on the copper pad area of the PCB.

### DC CHARACTERISTICS (OVER OPERATING TEMP. RANGE)<sup>(2)</sup>

| Electrical Specifications: Un | <b>Electrical Specifications:</b> Unless otherwise indicated, operating temperature range with $4.5V \le V_{DD} \le 18V$ . |                  |     |       |       |                                                            |  |  |  |  |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|-------|------------------------------------------------------------|--|--|--|--|
| Parameters                    | Sym                                                                                                                        | Min              | Тур | Max   | Units | Conditions                                                 |  |  |  |  |
| Input                         |                                                                                                                            |                  |     |       |       |                                                            |  |  |  |  |
| Logic '1', High Input Voltage | V <sub>IH</sub>                                                                                                            | 2.4              | _   | _     | V     |                                                            |  |  |  |  |
| Logic '0', Low Input Voltage  | V <sub>IL</sub>                                                                                                            | —                | _   | 0.8   | V     |                                                            |  |  |  |  |
| Input Current                 | I <sub>IN</sub>                                                                                                            | -10              | —   | +10   | μA    | $0V \leq V_{IN} \leq V_{DD}$                               |  |  |  |  |
| Output                        |                                                                                                                            |                  |     |       |       |                                                            |  |  |  |  |
| High Output Voltage           | V <sub>OH</sub>                                                                                                            | $V_{DD} - 0.025$ | —   | —     | V     | DC Test                                                    |  |  |  |  |
| Low Output Voltage            | V <sub>OL</sub>                                                                                                            | —                | —   | 0.025 | V     | DC Test                                                    |  |  |  |  |
| Output Resistance, High       | R <sub>OH</sub>                                                                                                            | —                | 8   | 11    | Ω     | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V            |  |  |  |  |
| Output Resistance, Low        | R <sub>OL</sub>                                                                                                            | —                | 8   | 11    | Ω     | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 18V            |  |  |  |  |
| Switching Time <sup>(1)</sup> |                                                                                                                            |                  |     |       |       |                                                            |  |  |  |  |
| Rise Time                     | t <sub>R</sub>                                                                                                             | —                | 23  | 35    | ns    | <b>Figure 4-1, Figure 4-2,</b><br>C <sub>L</sub> = 1000 pF |  |  |  |  |
| Fall Time                     | t <sub>F</sub>                                                                                                             |                  | 23  | 40    | ns    | <b>Figure 4-1, Figure 4-2,</b><br>C <sub>L</sub> = 1000 pF |  |  |  |  |
| Propagation Delay Time        | t <sub>D1</sub>                                                                                                            |                  | 50  | 65    | ns    | Figure 4-1, Figure 4-2                                     |  |  |  |  |
| Propagation Delay Time        | t <sub>D2</sub>                                                                                                            |                  | 50  | 65    | ns    | Figure 4-1, Figure 4-2                                     |  |  |  |  |

**Note 1:** Switching times are ensured by design.

2: Tested during characterization, not production tested.

### DC CHARACTERISTICS (OVER OPERATING TEMP. RANGE)<sup>(2)</sup> (CONTINUED)

| $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |                   |     |      |      |       |                                                                         |
|--------------------------------------------------------|-------------------|-----|------|------|-------|-------------------------------------------------------------------------|
| Parameters                                             | Sym               | Min | Тур  | Max  | Units | Conditions                                                              |
| Enable Function (ENB_A, El                             | NB_B)             |     |      |      |       |                                                                         |
| High-Level Input Voltage                               | $V_{EN_H}$        | 2.4 | —    | —    | V     | V <sub>DD</sub> = 12V, Low-to-High Transition                           |
| Low-Level Input Voltage                                |                   | —   | —    | 0.8  | V     | V <sub>DD</sub> = 12V, High-to-Low Transition                           |
| Hysteresis                                             | 1                 |     | 0.4  |      | V     |                                                                         |
| Enable Pull-up Impedance                               | R <sub>ENBL</sub> | 0.7 | 1.6  | 3.0  | MΩ    |                                                                         |
| Propagation Delay Time                                 | t <sub>D3</sub>   |     | 60   | 80   | ns    | V <sub>DD</sub> = 12V, <b>Figure 4-3</b>                                |
| Propagation Delay Time                                 | t <sub>D4</sub>   | —   | 70   | 85   | ns    | V <sub>DD</sub> = 12V, <b>Figure 4-3</b>                                |
| Power Supply                                           |                   |     |      |      |       |                                                                         |
| Supply Voltage                                         | $V_{DD}$          | 4.5 | —    | 18.0 | V     |                                                                         |
| Supply Current                                         | I <sub>DD</sub>   | _   | 1400 | 2200 | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 3V,<br>ENB_A = ENB_B = High |
|                                                        | I <sub>DD</sub>   | —   | 800  | 1100 | μA    | V <sub>IN_A</sub> = 0V, V <sub>IN_B</sub> = 0V,<br>ENB_A = ENB_B = High |
|                                                        | I <sub>DD</sub>   | —   | 1300 | 2000 | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 0V,<br>ENB_A = ENB_B = High |
|                                                        | I <sub>DD</sub>   | _   | 1300 | 2000 | μA    | V <sub>IN_A</sub> = 0V, V <sub>IN_B</sub> = 3V,<br>ENB_A = ENB_B = High |
|                                                        | I <sub>DD</sub>   | _   | 800  | 1200 | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 3V,<br>ENB_A = ENB_B = Low  |
|                                                        | I <sub>DD</sub>   | _   | 500  | 600  | μA    | $V_{IN\_A} = 0V, V_{IN\_B} = 0V,$<br>ENB_A = ENB_B = Low                |
|                                                        | I <sub>DD</sub>   | _   | 600  | 900  | μA    | V <sub>IN_A</sub> = 3V, V <sub>IN_B</sub> = 0V,<br>ENB_A = ENB_B = Low  |
|                                                        | I <sub>DD</sub>   |     | 600  | 900  | μA    | $V_{IN\_A} = 0V, V_{IN\_B} = 3V,$<br>ENB_A = ENB_B = Low                |

**Note 1:** Switching times are ensured by design.

2: Tested during characterization, not production tested.

#### **TEMPERATURE CHARACTERISTICS**

| <b>Electrical Specifications:</b> Unless otherwise noted, all parameters apply with $4.5V \le V_{DD} \le 18V$ . |                 |     |       |      |       |                                                    |  |  |  |
|-----------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|------|-------|----------------------------------------------------|--|--|--|
| Parameters                                                                                                      | Sym             | Min | Тур   | Max  | Units | Conditions                                         |  |  |  |
| Temperature Ranges                                                                                              |                 |     |       |      |       |                                                    |  |  |  |
| Specified Temperature Range                                                                                     | T <sub>A</sub>  | -40 | _     | +125 | °C    |                                                    |  |  |  |
| Maximum Junction Temperature                                                                                    | ΤJ              | _   | _     | +150 | °C    |                                                    |  |  |  |
| Storage Temperature Range                                                                                       | T <sub>A</sub>  | -65 | _     | +150 | °C    |                                                    |  |  |  |
| Package Thermal Resistances                                                                                     |                 |     |       |      |       | ·                                                  |  |  |  |
| Thermal Resistance, 8L-6x5 DFN                                                                                  | $\theta_{JA}$   | —   | 35.7  | —    | °C/W  | Typical four-layer board with vias to ground plane |  |  |  |
| Thermal Resistance, 8L-PDIP                                                                                     | θ <sub>JA</sub> | _   | 89.3  | _    | °C/W  |                                                    |  |  |  |
| Thermal Resistance, 8L-SOIC                                                                                     | $\theta_{JA}$   | _   | 149.5 | _    | °C/W  |                                                    |  |  |  |

NOTES:

#### 2.0 TYPICAL PERFORMANCE CURVES

Note: Unless otherwise indicated,  $T_A = +25^{\circ}C$  with  $4.5V \le V_{DD} \le 18V$ .

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



Voltage.



FIGURE 2-2: Rise Time vs. Capacitive Load.



Temperature.



FIGURE 2-4: Fall Time vs. Supply Voltage.



Load.



Amplitude.

Note: Unless otherwise indicated,  $T_A$  = +25°C with 4.5V  $\leq V_{DD} \leq$  18V.



FIGURE 2-7: Propagation Delay Time vs. Supply Voltage.



FIGURE 2-8: Supply Voltage.

Quiescent Current vs.



FIGURE 2-9: Output Resistance (Output High) vs. Supply Voltage.



**FIGURE 2-10:** Propagation Delay Time vs. Temperature.



**FIGURE 2-11:** Quiescent Current vs. Temperature.



**FIGURE 2-12:** Output Resistance (Output Low) vs. Supply Voltage.

Note: Unless otherwise indicated,  $T_A$  = +25°C with 4.5V  $\leq V_{DD} \leq$  18V.







FIGURE 2-14: Capacitive Load.

Supply Current vs.



FIGURE 2-15: Capacitive Load.



**FIGURE 2-16:** Frequency.

Supply Current vs.



**FIGURE 2-17:** Supply Current vs. Frequency.



**FIGURE 2-18:** Frequency.

Supply Current vs.

Note: Unless otherwise indicated,  $T_A$  = +25°C with 4.5V  $\leq V_{DD} \leq$  18V.







FIGURE 2-20: Input Threshold vs. Supply Voltage.



FIGURE 2-21: Enable Threshold vs. Temeprature.



**FIGURE 2-22:** Enable Hysteresis vs. Temperature.



FIGURE 2-23: Crossover Energy vs. Supply Voltage.

#### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

| PDIP, SOIC, |                 | Symbol          |                 | Description                                                                          |
|-------------|-----------------|-----------------|-----------------|--------------------------------------------------------------------------------------|
| 6x5 DFN     | MCP14E6         | MCP14E7         | MCP14E8         | Description                                                                          |
| 1           | ENB_A           | ENB_A           | ENB_A           | Ouptut A Enable                                                                      |
| 2           | IN A            | IN A            | IN A            | Input A                                                                              |
| 3           | GND             | GND             | GND             | Ground                                                                               |
| 4           | IN B            | IN B            | IN B            | Input B                                                                              |
| 5           | OUT B           | OUT B           | OUT B           | Output B                                                                             |
| 6           | V <sub>DD</sub> | V <sub>DD</sub> | V <sub>DD</sub> | Supply Input                                                                         |
| 7           | OUT A           | OUT A           | OUT A           | Output A                                                                             |
| 8           | ENB_B           | ENB_B           | ENB_B           | Output B Enable                                                                      |
| 9           | EP              | EP              | EP              | Exposed Metal Pad ( <b>DFN package only</b> ). Exposed pad is electrically isolated. |

#### TABLE 3-1: PIN FUNCTION TABLE

#### 3.1 Enable A (ENB\_A)

The ENB\_A pin is the enable control for Output A. This enable pin is internally pulled up to  $V_{DD}$  for active-high operation and can be left floating for standard operation. When the ENB\_A pin is pulled below the enable pin, Low Level Input Voltage ( $V_{EN_L}$ ), Output A will be in the OFF state, regardless of the input pin state.

#### 3.2 Control Inputs A and B (IN A; IN B)

The MOSFET driver inputs are a high-impedance TTL/CMOS compatible input. The inputs also have hysteresis between the high and low input levels, allowing them to be driven from slow rising and falling signals, and to provide noise immunity.

#### 3.3 Ground (GND)

Ground is the device return pin. The ground pin should have a low-impedance connection to the bias supply source return. High peak currents will flow out the ground pin when the capacitive load is being discharged.

#### 3.4 Outputs A and B (OUT A; OUT B)

Outputs, A and B, are CMOS push-pull outputs that are capable of sourcing and sinking 2.0A of peak current ( $V_{DD}$  = 18V). The low output impedance ensures the gate of the MOSFET will stay in the intended state, even during large transients.

#### 3.5 Supply Input (V<sub>DD</sub>)

 $V_{DD}$  is the bias supply input for the MOSFET driver and has a voltage range of 4.5V to 18V. This input must be decoupled to ground with a local ceramic capacitor. This bypass capacitor provides a localized lowimpedance path for the peak currents that are provided to the load.

#### 3.6 Enable B (ENB\_B)

The ENB\_B pin is the enable control for Output B. This enable pin is internally pulled up to  $V_{DD}$  for active-high operation, and can be left floating for standard operation. When the ENB\_B pin is pulled below the enable pin, Low-Level Input Voltage ( $V_{EN_L}$ ), Output B will be in the OFF state, regardless of the input pin state.

#### 3.7 Exposed Metal Pad (EP)

The exposed metal pad of the DFN package is not internally connected to any potential. Therefore, this pad can be connected to a ground plane, or other copper plane on a printed circuit board, to aid in heat removal from the package.

NOTES:

#### 4.0 APPLICATION INFORMATION

#### 4.1 General Information

MOSFET drivers are high-speed, high-current devices which are intended to source/sink high-peak currents to charge/discharge the gate capacitance of external MOSFETs, or insulated gate bipolar transistors (IGBTs). In high-frequency switching power supplies, the Pulse-Width Modulation (PWM) controller may not have the drive capability to directly drive the power MOSFET. MOSFET drivers, like the MCP14E6/7/8 family, can be used to provide additional source/sink current capability.

An additional degree of control has been added to the MCP14E6/7/8 family. There are seperate enable functions for each driver that allow for the immediate termination of the output pulse, regardless of the state of the input signal.

#### 4.2 MOSFET Driver Timing

The ability of a MOSFET driver to transition from a fully OFF state to a fully ON state are characterized by the drivers' rise time ( $t_R$ ), fall time ( $t_F$ ) and propagation delays ( $t_{D1}$  and  $t_{D2}$ ). The MCP14E6/7/8 family of drivers can typically charge and discharge a 1000 pF load capacitance, in approximately 12 ns, along with a typical matched propagation delay of 45 ns. Figure 4-1 and Figure 4-2 show the test circuit and timing waveform used to verify the MCP14E6/7/8 timing.



FIGURE 4-1: Inverting Driver Timing Waveform.



FIGURE 4-2: Non-Inverting Driver Timing Waveform

#### 4.3 Enable Function

The ENB\_A and ENB\_B enable pins allow the independent control of OUT A and OUT B, respectively. They are active-high and are internally pulled up to  $V_{DD}$  so that the default state is to enable the driver. These pins can be left floating for normal operation.

When an enable pin voltage is above enable pin high threshold voltage,  $(V_{EN_H})$ , that driver output is enabled and allowed to react to changes in the INPUT pin voltage state. Similarly, when the enable pin voltage falls below the enable pin low threshold voltage,  $(V_{EN_L})$ , that driver output is disabled and does not respond to the changes in the INPUT pin voltage state. When the driver is disabled, the output goes to a low state. Refer to Table 4-1 for enable pin logic. The threshold voltages of the enable function are compatible with logic levels. Hysteresis is provided to help increase the noise immunity of the enable function, avoiding false triggers of the enable signal during driver switching. For robust designs, it is recommended that the slew rate of the enable pin signal be greater than 1V/ns.

There are propagation delays associated with the driver receiving an enable signal and the output reacting. These propagation delays,  $t_{D3}$  and  $t_{D4}$ , are graphically represented in Figure 4-3.

#### TABLE 4-1: ENABLE PIN LOGIC

|       |       |      |      | MCP   | 14E6  | MCP   | 14E7  | MCP   | 14E8  |
|-------|-------|------|------|-------|-------|-------|-------|-------|-------|
| ENB_A | ENB_B | IN A | IN B | OUT A | OUT B | OUT A | OUT B | OUT A | OUT B |
| Н     | Н     | Н    | Н    | L     | L     | Н     | Н     | L     | Н     |
| Н     | Н     | Н    | L    | L     | Н     | Н     | L     | L     | L     |
| Н     | Н     | L    | Н    | Н     | L     | L     | Н     | Н     | Н     |
| Н     | Н     | L    | L    | Н     | Н     | L     | L     | Н     | L     |
| L     | L     | Х    | Х    | L     | L     | L     | L     | L     | L     |



FIGURE 4-3: Enable Timing Waveform.

#### 4.4 Decoupling Capacitors

Careful layout and decoupling capacitors are highly recommended when using MOSFET drivers. Large currents are required to charge and discharge capacitive loads quickly. For example, approximately 1.8A are needed to charge a 1000 pF load with 18V in 10 ns.

To operate the MOSFET driver over a wide frequency range, with low supply impedance, a ceramic and low-ESR film capacitors are recommended to be placed in parallel between the driver,  $V_{DD}$  and GND. A 1.0  $\mu$ F low-ESR film capacitor and a 0.1  $\mu$ F ceramic capacitor placed between pins, 6 and 3, should be used. These capacitors should be placed close to the driver to minimize the circuit board parasitics and provide a local source for the required current.

#### 4.5 PCB Layout Considerations

Proper PCB layout is important in a high-current, fast switching circuit to provide proper device operation and robustness to the design. The PCB trace loop area and inductance should be minimized by the use of ground planes or trace under MOSFET gate drive signals, separate analog and power grounds, and local driver decoupling.

Placing a ground plane beneath the MCP14E6/7/8 will help as a radiated noise shield, as well as providing some heat sinking for power dissipated within the device.

#### 4.6 Power Dissipation

The total internal power dissipation in a MOSFET driver is the summation of three separate power dissipation elements (Figure 4-1).

EQUATION 4-1:

|          | P | $P_T = P_L + P_Q + P_{CC}$  |
|----------|---|-----------------------------|
| Where:   |   |                             |
| $P_T$    | = | Total Power Dissipation     |
| $P_L$    | = | Load Power Dissipation      |
| $P_Q$    | = | Quiesent Power Dissipation  |
| $P_{CC}$ | = | Operating Power Dissipation |

#### 4.6.1 CAPACITIVE LOAD DISSIPATION

The power dissipation caused by a capacitive load is a direct function of frequency, total capacitive load and supply voltage. The power lost in the MOSFET driver for a complete charging and discharging cycle of a MOSFET is:

**EQUATION 4-2:** 

W

$$P_L = f \times C_T \times V_{DD}^{2}$$
here:  
*f* = Switching frequency

 $C_T$  = Total load capacitance

 $V_{DD}$  = MOSFET driver supply voltage

#### 4.6.2 QUIESCENT POWER DISSIPATION

The power dissipation associated with the quiescent current draw depends upon the state of the input pin. The MCP14E6/7/8 devices have a quiescent current draw with a Logic '1' on the input pin of 1 mA (typical) and 300  $\mu$ A (typical) with a Logic '0'. The quiescent power dissipation is:

**EQUATION 4-3:** 

$$P_Q = (I_{QH} \times D + I_{QL} \times (1 - D)) \times V_{DD}$$

Where:

 $I_{QH}$  = Quiescent Current in the High State

D =Duty Cycle

- $I_{OL}$  = Quiescent Current in the Low State
- $V_{DD}$  = MOSFET Driver Supply Voltage

#### 4.6.3 OPERATING POWER DISSIPATION

The operating power dissipation occurs each time the MOSFET driver output transitions, because for a very short period of time, both MOSFETs in the output stage are ON, simultaneously. This cross-conduction current leads to a power dissipation described as:

#### **EQUATION 4-4:**

$$P_{CC} = CC \times f \times V_{DD}$$

Where:

f = Switching Frequency

 $V_{DD}$  = MOSFET Driver Supply Voltage

NOTES:

#### 5.0 PACKAGING INFORMATION

#### 5.1 Package Marking Information

8-Lead DFN-S (5x6x1 mm)



8-Lead PDIP



8-Lead SOIC (.150")



Example





Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>(e3)<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | be carried                                 | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>for customer-specific information.                                                                                                                                                                                              |

#### 8-Lead Plastic Dual Flat, No Lead Package (MF) – 6x5 mm Body [DFN-S]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units            |      | MILLIMETERS |      |
|------------------------|------------------|------|-------------|------|
|                        | Dimension Limits | MIN  | NOM         | MAX  |
| Number of Pins         | N                |      | 8           |      |
| Pitch                  | e                |      | 1.27 BSC    |      |
| Overall Height         | A                | 0.80 | 0.85        | 1.00 |
| Standoff               | A1               | 0.00 | 0.01        | 0.05 |
| Contact Thickness      | 0.20 REF         |      |             |      |
| Overall Length         | D                |      | 5.00 BSC    |      |
| Overall Width          | E                |      | 6.00 BSC    |      |
| Exposed Pad Length     | D2               | 3.90 | 4.00        | 4.10 |
| Exposed Pad Width      | E2               | 2.20 | 2.30        | 2.40 |
| Contact Width          | b                | 0.35 | 0.40        | 0.48 |
| Contact Length         | L                | 0.50 | 0.60        | 0.75 |
| Contact-to-Exposed Pad | К                | 0.20 | -           | -    |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

- 2. Package may have one or more exposed tie bars at ends.
- 3. Package is saw singulated.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-122B

#### 8-Lead Plastic Dual Flat, No Lead Package (MF) – 6x5 mm Body [DFN-S] PUNCH SINGULATED

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







|                          | Units            | MILLIMETERS    |          |      |
|--------------------------|------------------|----------------|----------|------|
|                          | Dimension Limits | MIN            | NOM      | MAX  |
| Number of Pins           | N                | 8              |          |      |
| Pitch                    | e                |                | 1.27 BSC |      |
| Overall Height           | A                | _              | 0.85     | 1.00 |
| Molded Package Thickness | A2               | _              | 0.65     | 0.80 |
| Standoff                 | A1               | 0.00 0.01      |          | 0.05 |
| Base Thickness           | A3               | 0.20 REF       |          |      |
| Overall Length           | D                | 4.92 BSC       |          |      |
| Molded Package Length    | D1               | 4.67 BSC       |          |      |
| Exposed Pad Length       | D2               | 3.85 4.00 4.15 |          |      |
| Overall Width            | E                | 5.99 BSC       |          |      |
| Molded Package Width     | E1               | 5.74 BSC       |          |      |
| Exposed Pad Width        | E2               | 2.16           | 2.31     | 2.46 |
| Contact Width            | b                | 0.35 0.40 0.4  |          | 0.47 |
| Contact Length           | L                | 0.50 0.60 0.7  |          | 0.75 |
| Contact-to-Exposed Pad   | К                | 0.20 – –       |          |      |
| Model Draft Angle Top    | φ                | – – 12°        |          | 12°  |

NOTE 2

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package may have one or more exposed tie bars at ends.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-113B

8-Lead Plastic Dual Flat, No Lead Package (MF) - 6x5 mm Body [DFN-S]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

NOTE: THIS PACKAGE MAY ALSO BE USED WITH THE 8L SOIC (3.90 mm) LAND PATTERN

| Units                         |                            | MILLIMETERS |     |      |  |
|-------------------------------|----------------------------|-------------|-----|------|--|
| Dimension                     | Dimension Limits           |             | NOM | MAX  |  |
| Contact Pitch                 | E                          | 1.27 BSC    |     |      |  |
| Optional Center Pad Width     | W2                         | 2.40        |     |      |  |
| Optional Center Pad Length T2 |                            |             |     | 4.10 |  |
| Contact Pad Spacing           | С                          | 5.60        |     |      |  |
| Contact Pad Width (X8)        | X1                         |             |     | 0.45 |  |
| Contact Pad Length (X8)       | Contact Pad Length (X8) Y1 |             |     | 1.10 |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2122A

#### 8-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units            |      | INCHES   |      |  |
|----------------------------|------------------|------|----------|------|--|
| Dimen                      | Dimension Limits |      | NOM      | MAX  |  |
| Number of Pins             | Ν                | 8    |          |      |  |
| Pitch                      | е                |      | .100 BSC |      |  |
| Top to Seating Plane       | А                | -    | -        | .210 |  |
| Molded Package Thickness   | A2               | .115 | .130     | .195 |  |
| Base to Seating Plane      | A1               | .015 | -        | -    |  |
| Shoulder to Shoulder Width | E                | .290 | .310     | .325 |  |
| Molded Package Width       | E1               | .240 | .250     | .280 |  |
| Overall Length             | D                | .348 | .365     | .400 |  |
| Tip to Seating Plane       | L                | .115 | .130     | .150 |  |
| Lead Thickness             | С                | .008 | .010     | .015 |  |
| Upper Lead Width           | b1               | .040 | .060     | .070 |  |
| Lower Lead Width           | b                | .014 | .018     | .022 |  |
| Overall Row Spacing §      | eB               | _    | _        | .430 |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located with the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-018B

#### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing No. C04-057C Sheet 1 of 2

#### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                       |    | MILLIMETERS |          |      |  |
|-----------------------------|----|-------------|----------|------|--|
| Dimension Limits            |    | MIN         | NOM      | MAX  |  |
| Number of Pins              | N  |             | 8        |      |  |
| Pitch                       | е  |             | 1.27 BSC |      |  |
| Overall Height              | Α  | -           | -        | 1.75 |  |
| Molded Package Thickness    | A2 | 1.25        | -        | -    |  |
| Standoff §                  | A1 | 0.10        | -        | 0.25 |  |
| Overall Width               | E  | 6.00 BSC    |          |      |  |
| Molded Package Width        | E1 | 3.90 BSC    |          |      |  |
| Overall Length              | D  | 4.90 BSC    |          |      |  |
| Chamfer (Optional) h 0.25 - |    | -           | 0.50     |      |  |
| Foot Length                 | L  | 0.40        | -        | 1.27 |  |
| Footprint                   | L1 | 1.04 REF    |          |      |  |
| Foot Angle                  | φ  | 0°          | -        | 8°   |  |
| Lead Thickness              | С  | 0.17        | -        | 0.25 |  |
| Lead Width                  | b  | 0.31        | -        | 0.51 |  |
| Mold Draft Angle Top a      |    | 5°          | -        | 15°  |  |
| Mold Draft Angle Bottom     | β  | 5°          | -        | 15°  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing No. C04-057C Sheet 2 of 2

#### 8-Lead Plastic Small Outline (SN) – Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

| Units                      |    | MILLIMETERS |      |      |  |
|----------------------------|----|-------------|------|------|--|
| Dimension Limits           |    | MIN         | NOM  | MAX  |  |
| Contact Pitch              | E  | 1.27 BSC    |      |      |  |
| Contact Pad Spacing        | С  |             | 5.40 |      |  |
| Contact Pad Width (X8)     | X1 |             |      | 0.60 |  |
| Contact Pad Length (X8) Y1 |    |             |      | 1.55 |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2057A

#### APPENDIX A: REVISION HISTORY

#### Revision A (March 2011)

• Original Release of this Document.

NOTES:

#### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.           | -X                                             | /XX                                                                                                                                                               | Exa | imples:        |                                                                                                         |
|--------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------|---------------------------------------------------------------------------------------------------------|
| Device Tem         | <u>-X</u><br> <br>perature<br>ange             | Package                                                                                                                                                           | a)  | MCP14E6-E/MF:  | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD 6x5 DFN package.                  |
| Device:            | MCP14E6:<br>MCP14E6T:<br>MCP14E7:              | 2.0A Dual MOSFET Driver, Inverting<br>2.0A Dual MOSFET Driver, Inverting,<br>Tape and Reel (DFN and SOIC only)<br>2.0A Dual MOSFET Driver, Non-Inverting          | b)  | MCP14E6T-E/MF: | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>Tape and Reel<br>8LD 6x5 DFN package. |
|                    | MCP14E7.<br>MCP14E7T:<br>MCP14E8:<br>MCP14E8T: | 2.0A Dual MOSFET Driver, Non-Inverting,<br>Tape and Reel (DFN and SOIC only)<br>2.0A Dual MOSFET Driver, Complementary<br>2.0A Dual MOSFET Driver, Complementary, | c)  | MCP14E6-E/P:   | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD PDIP package.                     |
| Temperature Range: |                                                | Tape and Reel (DFN and SOIC only)                                                                                                                                 | d)  | MCP14E6-E/SN:  | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD SOIC package.                     |
| Package: *         | P = P                                          | ual, Flat, No Lead (6x5 mm Body), 8-lead<br>lastic DIP, (300 mil body), 8-lead<br>lastic SOIC (150 mil Body), 8-lead                                              | e)  | MCP14E6T-E/SN: | 2.0A Dual Inverting<br>MOSFET Driver,<br>Tape and Reel,<br>Extended Temperature,<br>8LD SOIC package.   |
|                    |                                                |                                                                                                                                                                   | a)  | MCP14E7-E/MF:  | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD 6x5 DFN package.                  |
|                    |                                                |                                                                                                                                                                   | b)  | MCP14E7-E/P:   | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD PDIP package.                     |
|                    |                                                |                                                                                                                                                                   | c)  | MCP14E7-E/SN:  | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD SOIC package.                     |
|                    |                                                |                                                                                                                                                                   | a)  | MCP14E8-E/MF:  | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD 6x5 DFN package.                  |
|                    |                                                |                                                                                                                                                                   | b)  | MCP14E8-E/P:   | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD PDIP package.                     |
|                    |                                                |                                                                                                                                                                   | c)  | MCP14E8-E/SN:  | 2.0A Dual Inverting<br>MOSFET Driver,<br>Extended Temperature,<br>8LD SOIC package.                     |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2011, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-61341-023-3

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIO<sup>®</sup> MCUs and dsPIO<sup>®</sup> DSCs, KEELOQ<sup>®</sup> code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-213-7830 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

02/18/11